Low Power 16×16 Bit Multiplier Design using Dadda Algorithm
The model of 16 bit multiplier having low power and high speed using Algorithm named Dadda and the basic building block used is optimized Full adder having low power dissipation and minimum propagation delay. Full and half adder blocks have been designed using pass transistor logic and CMOS process technology to reduce the power dissipation and propagation delay. We have also applied Dadda algorithm to reduce the propagation delay. The model has been designed using XILINX.
1-17
Issue-2
Volume-7
Dr. B. Rambabu | N. Vamsi Krishna | V. Vasavi | Sd. Aftab Biyabani | K. Krishna Prasad